TimingTool - The Timing Diagram Editor

TimingTool - The Timing Diagram 

TimingTool is designed to give electronics engineers an easy to use graphical interface for entering

and editing timing diagrams commonly seen in digital electronic design. 

TimingTool is intuitive in use and always presents the most useful properties of selected objects for easy access 

Diagrams for analysis, design and documentation may be created quickly and efficiently,

benefiting workflow saving time and money.

  • Diagrams for Documentation – Diagrams may be exported in a variety of formats for documentation.
    All common graphics and word processing packages are supported with bitmap, scalable vector and pdf formats.

  • Timing Analysis – The parameter driven timing analysis engine automatically calculates delay paths,
    set-up and hold violations, measures and guarantees. Complex timing problems may be quickly identified and corrected.

  • Automated HDL test bench Generation – TimingTool has the capability of translating a timing diagram into HDL (VHDL or Verilog)
    to aid productivity when producing test benches and other forms of timing related HDL code.

  • Timing Diagrams on the Web – Data sheets may be exported directly to HTML for instant publication to the web/intranet.
    Timing diagrams can be uploaded to on-line work areas.
    These may be accessed globally with TimingTool-Lite the free-to-use on-line timing diagram editor,
    enabling development teams to share information between sites and offices.

  • Adaptable – A powerful macro scripting language permits TimingTool Editor to perform custom tasks.
    Use macros to perform specialised exports or imports.

  • Si2 TDML Standard – TimingTool documents are completely TDML compliant.
    TDML is anXML based standard for recording timing diagram information,
    which has been developed by the Si2 organisation.

 

Uplink-downlink timing relation指的是上行和下行信道之间的时序关系。根据引用中的信息,UE在TAC中解析出来的测量量N_TA以及N_TA, offset是根据不同的频段、子载波间隔而变化的定值。具体的数值可以参考3GPP TS38.133 Chapter 7.1。 根据引用中的图示,TRP侧的上行子帧和下行子帧的timing是相同的,而UE侧的上行子帧和下行子帧的timing之间存在偏移。不同的UE具有各自不同的TA值,即定时提前量。需要注意的是,定时提前量是两倍的传输时间量,有时也被称为RTT(round trip time)。 根据引用的信息,根据载波的TA值,UE可以获悉通过该载波发送上行信道需要的时间提前量,以使通过该载波发送的上行信道到达TRP的时间与其设定时间一致,从而完成UE的上行传输时间同步。根据载波的TA值的不同,可以将载波分成不同的定时提前组,每个组内的载波的TA值相同。 因此,Uplink-downlink timing relation涉及到各个UE的定时提前量以及上行和下行信道之间的时序关系。<span class="em">1</span><span class="em">2</span><span class="em">3</span> #### 引用[.reference_title] - *1* *2* *3* [LTE-5G学习笔记32--5G NR 定时提前:从协议信令到算法实现](https://blog.csdn.net/u011292087/article/details/101756966)[target="_blank" data-report-click={"spm":"1018.2226.3001.9630","extra":{"utm_source":"vip_chatgpt_common_search_pc_result","utm_medium":"distribute.pc_search_result.none-task-cask-2~all~insert_cask~default-1-null.142^v92^chatsearchT3_1"}}] [.reference_item style="max-width: 100%"] [ .reference_list ]
评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值