- 博客(0)
- 资源 (2)
- 收藏
- 关注
UVM_1.1_Class_Reference_Final_06062011
Verification has evolved into a complex project that often spans internal and external teams, but the discontinuity
associated with multiple, incompatible methodologies among those teams has limited productivity. The Universal
Verification Methodology (UVM) 1.1 Class Reference addresses verification complexity and interoperability within
companies and throughout the electronics industry for both novice and advanced teams while also providing
consistency. While UVM is revolutionary, being the first verification methodology to be standardized, it is also
evolutionary, as it is built on the Open Verification Methodology (OVM), which combined the Advanced
Verification Methodology (AVM) with the Universal Reuse Methodology (URM) and concepts from the e Reuse
Methodology (eRM). Furthermore, UVM also infuses concepts and code from the Verification Methodology Manual
(VMM), plus the collective experience and knowledge of the 300+ members of the Accellera Verification IP
Technical Subcommittee (VIP-TSC) to help standardize verification methodology.
2011-06-17
一本SVA的外语书《Power of Assertions in SystemVerilog》,详细,清晰!
This book is the result of the deep involvement of the authors in the development of
EDA tools, SystemVerilog Assertion standardization, and many years of practical
experience. One of the goals of this book is to expose the oral knowhow circulated
among design and verification engineers which has never been written down in its
full extent. The book thus contains many practical examples and exercises illustrating
the various concepts and semantics of the assertion language.Much attention is
given to discussing efficiency of assertion forms in simulation and formal verification.
We did our best to validate all the examples, but there are hundreds of them
and not all features could be validated since they have not yet been implemented in
EDA tools. Therefore, we will be grateful to readers for pointing to us any needed
corrections. The book is written in a way that we believe serves well both the users
of SystemVerilog assertions in simulation and also those who practice formal verification
(model checking). Compared to previous books covering SystemVerilog
assertions we include in detail the most recent features that appeared in the IEEE
1800-2009 SystemVerilog Standard, in particular the new encapsulation construct
“checker” and checker libraries, Linear Temporal Logic operators, semantics and
usage in formal verification. However, for integral understanding we present the
assertion language and its applications in full detail.
2011-06-15
空空如也
TA创建的收藏夹 TA关注的收藏夹
TA关注的人