PCI-Express 4x

 

The PCI-Express bus supports 1x, 2x, 4x [10Gbps], 8x, 12x, 16x, and 32x bus widths [transmit / receive pairs].
The PCI-Express [PCIe] 4x signal names and pinout are listed in the table below.
The 4x wide PCI Express bus is not used on main-stream PC motherboards.
Links to additional PCI Express pinout widths are listed after the table.





PCI-Express 4x PinOut
PinSide B ConnectorSide A Connector
#NameDescriptionNameDescription
1+12v+12 volt powerPRSNT#1Hot plug presence detect
2+12v+12 volt power+12v+12 volt power
3RSVDReserved+12v+12 volt power
4GNDGroundGNDGround
5SMCLKSMBus clockJTAG2TCK
6SMDATSMBus dataJTAG3TDI
7GNDGroundJTAG4TDO
8+3.3v+3.3 volt powerJTAG5TMS
9JTAG1+TRST#+3.3v+3.3 volt power
103.3Vaux3.3v volt power+3.3v+3.3 volt power
11WAKE#Link ReactivationPWRGDPower Good
Mechanical Key
12RSVDReservedGNDGround
13GNDGroundREFCLK+Reference Clock
Differential pair
14HSOp(0)Transmitter Lane 0,
Differential pair
REFCLK-
15HSOn(0)GNDGround
16GNDGroundHSIp(0)Receiver Lane 0,
Differential pair
17PRSNT#2Hotplug detectHSIn(0)
18GNDGroundGNDGround
19HSOp(1)Transmitter Lane 1,
Differential pair
RSVDReserved
20HSOn(1)GNDGround
21GNDGroundHSIp(1)Receiver Lane 1,
Differential pair
22GNDGroundHSIn(1)
23HSOp(2)Transmitter Lane 2,
Differential pair
GNDGround
24HSOn(2)GNDGround
25GNDGroundHSIp(2)Receiver Lane 2,
Differential pair
26GNDGroundHSIn(2)
27HSOp(3)Transmitter Lane 3,
Differential pair
GNDGround
28HSOn(0)GNDGround
29GNDGroundHSIp(3)Receiver Lane 3,
Differential pair
30RSVDReservedHSIn(3)
31PRSNT#2Hot plug detectGNDGround
32GNDGroundRSVDReserved




The PCI Express specification is the new serial bus addition to the PCI series of specifications. This is a serial bus which uses two low-voltage differential LVDS pairs, at 2.5Gb/s in each direction [one transmit, and one receive pair]. PCI Express uses 8B/10B encoding [each 8 bit byte is translated into a 10 bit character in order to equalize the numbers of 1's and 0's sent, and the encoded signal contains an embedded clock]. PCI Express supports 1x [2.5Gbps], 2x, 4x, 8x, 12x, 16x, and 32x bus widths [transmit / receive pairs]. The PCI-Express [PCIe] 1x signal names and pinout are listed above.

The differential pins [Lanes] listed in the pin out table above are LVDS which stands for: Low Voltage Differential Signaling. The Electrical layer of LVDS is described on the LVDS bus page.
The function of the JTAG pins listed above are described on the JTAG bus page. The function of the SMbus pins listed above are described on the SMbus page.

  • 0
    点赞
  • 0
    收藏
    觉得还不错? 一键收藏
  • 0
    评论

“相关推荐”对你有帮助么?

  • 非常没帮助
  • 没帮助
  • 一般
  • 有帮助
  • 非常有帮助
提交
评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值