40bit位宽使用

 40-bit Register Usage
The ALU registers of the SHARC processors are 40 bits in width in order
to support the 40-bit extended precision floating-point mode. However,
the C/C++ run-time environment does not support this mode and,
instead, runs with 32-bit rounding enabled (bit RND32=1 in the MODE1 reg-
ister). The eight additional Least Significant Bits (LSBs) of the mantissa
are, therefore, not used in C/C++ applications. 40-bit computations can
only be performed in assembly code. The RND32 bit should be explicitly
cleared and set around the computation code.

40bit的扩展模式只是在汇编下支持,所以要想在C环境使用40bit扩展精度的计算是

不可能的,同时,在使用汇编写40bit扩展运算的时候, RND32要确保是置0.


VDK preserves the 40-bit form of the data registers during a context
switch (but only when the RND32 bit is cleared to indicate that 40-bit arith-
metic is enabled). Additionally, the VDK Timer ISR protects against
overwriting the 40-bit data registers by running in the alternate register
set

 

 

 

  • 0
    点赞
  • 0
    收藏
    觉得还不错? 一键收藏
  • 0
    评论

“相关推荐”对你有帮助么?

  • 非常没帮助
  • 没帮助
  • 一般
  • 有帮助
  • 非常有帮助
提交
评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值