AG1280 family provides low cost, ultra-low power CPLDs, with density is 1280 Look-Up Tables(LUTs). The devices feature Embedded Block Memory (EBR), Distributed RAM, and Phase Locked Loops (PLLs). The devices are designed for ultra low power and cost while providing programmable solutions for a wide range of applications, especially in consumer and mobile device products.
Features
-
Low power and low cost CPLD.
-
Flexible logic architecture based on LUT.
-
Ultra-low power, as low as 60μA standby typical Icc (1.2V Vcc).
-
Small footprint package for consumer and mobile application.
-
Provides PLL per device provide clock multiplication and phase shifting
-
3.3-V, 2.5-V, 1.8-V, 1.5-V LVCMOS and LVTTL standards
-
Flexible device configuration through JTAG interface.
-
Table Shows AG1280 family features
Feature | AG1280 |
LUTs | 1280 |
Distributed RAM(Kbits) | 10 |
EBR SRAM | 68 |
Maximum User I/O pins | 40 |
Number of PLLs | 1 |
Package | 48-pin QFN |
AG1280 系列是低成本、超低功耗的 CPLD器件,带有 1280 个查找表 (LUT)。AG1280具有嵌入式块存储器 (EBR)、分布式 RAM 和锁相环 (PLL)。AG1280专为超低功耗和成本而设计,可以为各种应用提供可编程解决方案,尤其是在消费类和移动设备产品中。
特点:
低功耗和低成本的 CPLD。
基于LUT的灵活逻辑架构。
超低功耗,待机典型Icc(1.2V Vcc)低至60μA。
适用于消费者和移动应用的小尺寸封装。
为每个器件提供 PLL 提供时钟倍频和移相
3.3-V、2.5-V、1.8-V、1.5-V LVCMOS 和 LVTTL 标准
通过JTAG 接口灵活配置设备。
特点见下表
特点 | AG1280 |
LUTs | 1280 |
分布式RAM(kbits) | 10 |
嵌入式块RAM (kbits) | 68 |
最多用户I/O引脚 | 40 |
锁相环数量 | 1 |
封装 | 48引脚 QFN |
如需更多开发资料和技术支持,欢迎联系Christian.Li@china-wikon.com,或者扫码详询。