基于Robei EDA--边沿检测电路

文章介绍了如何在RobeiEDA中编写Verilog代码来检测数字信号的上升沿、下降沿和双边沿,通过示例展示了`edge_check.v`和`edge_check_tb.v`模块的实现以及测试过程。
摘要由CSDN通过智能技术生成

一、上来画波形图

上升沿检测

{signal: [
  {name: 'clk', wave: 'p.........|............'},
  {name: 'rerset', wave: 'lh......|..............'},
  {name: 'a', wave: 'l......hl..'},
  {name: 'a_dly', wave: 'l.......hl..'},
  {name: 'a_dly~', wave: 'h.......lh..'},
  {name: 'a_dly~', wave: 'l......hl..'},
],
  
  
  config: { hscale: 2,
            skin: "narrow"
          }

}

下降沿检测

{signal: [
  {name: 'clk', wave: 'p.........|............'},
  {name: 'rerset', wave: 'lh......|..............'},
  {name: 'a', wave: 'h......lh..'},
  {name: 'a_dly', wave: 'h.......lh..'},
  {name: 'a_dly~', wave: 'l.......hl..'},
  {name: 'a_dly~', wave: 'l......hl..'},
],
  
  
  config: { hscale: 2,
            skin: "narrow"
          }

}

双边沿检测

{signal: [
  {name: 'clk', wave: 'p.........|............'},
  {name: 'rerset', wave: 'lh......|..............'},
  {name: 'a', wave: 'l.....h.l..'},
  {name: 'a_dly', wave: 'l......h.l..'},
  {name: 'a_dly~', wave: 'h......l.h..'},
  {name: 'a_dly~', wave: 'l.....hlhl.'},
],
  config: { hscale: 2,
            skin: "narrow"
          }
}

二、Robei EDA编写代码

edge_check.v

reg a_dly;
always@(posedge clk or negedge reset)
if(reset == 0) begin
	a_dly<= 1'b0;
end
else a_dly <= a;

assign rising = a&~a_dly;//取上升沿
assign falling =~a&a_dly;//取下降沿
assign both = a ^ a_dly;  //取双边沿

edge_check_tb.v

 always #10 clk = ~clk;
initial begin
clk = 1;
reset = 0;
a = 0;
#11
reset = 1;
#110
a = 1;
#40
a = 0;
#60
a = 1;
#50;
a = 0;
#10;
$finish;
end

评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值