VCCAUX_IO

**

VCCAUX_IO

**
The auxiliary I/O (VCCAUX_IO) supply rail is only present in HP I/O banks and provides power to the I/O circuitry. The Kintex-7 and Virtex-7 FPGAs data sheets contain a table titled Maximum Physical Interface (PHY) Rate for Memory Interfaces that references VCCAUX_IO. This table indicates how the VCCAUX_IO pins can be powered at either 1.8V (default), or optionally at 2.0V to achieve higher frequency performance for certain types of memory interfaces. Although this table is designed for memory interfaces, it can also provide guidance on powering VCCAUX_IO for other high-speed single-ended interfaces based on the target bit rates. The table does not apply to LVDS, which uses a different type of driver circuit than the single-ended drivers that are more affected by the VCCAUX_IO level. Thus, for LVDS interfaces, it does not matter which voltage level the VCCAUX_IO rail is powered at. The default value of 1.8V affords a lower-power consumption and provides very close to the same performance in the I/Os. The 2.0V option is available when the slightly-increased performance is required for the very fastest bit rates supported for the single-ended drivers.

There is a design constraint for I/O nets and primitives called VCCAUX_IO, which should be specified in the design if the VCCAUX_IO pins for any banks are to be set at 2.0V. See 7 Series FPGA SelectIO Attributes/Constraints, page 46 for information on this constraint. The VCCAUX_IO pins are connected together internally inside Kintex-7 and Virtex-7 device packages in groups of three or four HP I/O banks. The package files chapter of UG475: 7 Series FPGA Packaging and Pinout Specification contains links to the ASCII package files, and the figures in the device diagrams chapter indicate which device/package combinations contain HP I/O banks with VCCAUX_IO pins. The ASCII package files indicate which bank’s VCCAUX_IO pins are grouped together inside the package. The VCCAUX_IO package pin names have the syntax VCCAUX_IO_G#, where the # is the internal group number. The package files contain a column called “VCCAUX Group” that shows for every I/O pin which VCCAUX group that I/O bank is associated with. All I/O pins that are in the same VCCAUX_IO group must have VCCAUX_IO constraints on their nets or primitives that are compatible. All VCCAUX_IO pins that are grouped together should be tied to the same voltage rail on the board. FBG packages for Kintex-7 devices contain VCCAUX_IO pins but are no connects internally. All HP I/O banks in those packages are powered from the main VCCAUX rail instead.

VCCAUX_IO和高速接口速度关系

评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值