优化DFT效率: SSN Bus Width and EDT channels的基础指南

For an SSN design, only the SSN bus data in, SSN bus data out, SSN bus clock, and the TAP pins are needed for ATPG, since the SSN is programmed using IJTAG.
A wide high-speed SSN data bus requires physical resources since the default SSN bus clock frequency is 400 Mhz.
Correctly sizing EDT with SSN is very important since it can reduce the scan data volume per core up to 2.5X compared to a non-SSN design.

SSN bus width: The general recommendation for the is to reuse the same number of GPIO used for EDT channels (scan in/out) without SSN.
The SSN data_in and data_out ports should be symmetrical.

To determine the number of EDT channels: Tessent can help determine the number of EDT channels where test coverage loss is negligible.

For non-identical cores: Use symmetric EDT.

For identical cores:
Use asymmetric EDT: With more input channels, ability to data throttle between cores becomes easier.
Keep the number of output channels small

有关更多详细信息,请浏览文章:Tessent SSN Bus width and EDT channel guidelines

更多技术文章请浏览Siemens Tessent微博:EDA Support Blogs - Siemens Software

评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值