HDLBits Verilog编程题139 Mealy状态机时序检测设计

Mearly状态机时序检测设计

139.Exams/ece241 2013 q8(Q8:Design a Mealy FSM)
原题:Implement a Mealy-type finite state machine that recognizes the sequence “101” on an input signal named x. Your FSM should have an output signal, z, that is asserted to logic-1 when the “101” sequence is detected. Your FSM should also have an active-low asynchronous reset. You may only have 3 states in your state machine. Your FSM should recognize overlapping sequences.
简单说明:设计Mealy状态机,检测‘101’时序;输入信号:x;输出信号:z
链接:https://hdlbits.01xz.net/wiki/Exams/ece241_2013_q8
Mealy状态转换图:
状态转换图
注意:Mealy状态机的输出是现态和输入的函数
aresetn:异步复位,低电平有效

module top_module (
    input clk,
    input aresetn,    // Asynchronous active-low reset
    input x,
    output z ); 

    reg [2:0
  • 0
    点赞
  • 0
    收藏
    觉得还不错? 一键收藏
  • 1
    评论
评论 1
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值